

# **Debug Port Requirements for the Pentium® Processor**

# An Application Note

## <u>www.arium.com</u>

The following is American Arium's recommendation for implementation of a Pentium® target debug port.

| Signal  | Dir | Pin                     | Description                                                                                                                                                 |
|---------|-----|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO     | 0   | 13                      | TAP Data Out                                                                                                                                                |
| TDI     | Ι   | 12                      | TAP Data In                                                                                                                                                 |
| TMS     | Ι   | 14                      | TAP Mode Select                                                                                                                                             |
| TCLK    | Ι   | 16                      | TAP Clock                                                                                                                                                   |
| TRST#   | Ι   | 18                      | TAP Reset                                                                                                                                                   |
| BSEN#   | Ι   | 20                      | Boundary scan (TAP) enable. COMET has access to TAP signals of processor when BSEN# is low.                                                                 |
| R/S#    | Ι   | 7                       | Processor R/S# signal. (Usually used for the primary processor in a dual processor system.)                                                                 |
| R/S#2   | Ι   | 23                      | Processor R/S# signal, usually for the secondary processor R/S# signal in a dual processor system.                                                          |
| PRDY    | 0   | 11                      | Processor PRDY signal. (Usually used for the primary processor in a dual processor system.)                                                                 |
| PRDY2   | 0   | 21                      | Processor PRDY signal, usually for the secondary processor PRDY signal in a dual processor system.                                                          |
| INIT    | 0   | 1                       | Processor INIT signal (not currently used by American Arium)                                                                                                |
| RESET   | 0   | 3                       | Processor RESET signal.                                                                                                                                     |
| DBRESET | Ι   | 2                       | Debugger reset output. When driven high, the target system should reset the system and processor.                                                           |
| DBINST# | Ι   | 19                      | Debugger installed. Installing cable connects this signal to ground, allowing the system to detect the debugger's presence.                                 |
| VCC     | 0   | 6                       | VCC from target. COMET uses this to detect target powered up. Connect through 1k ohm series resistor.                                                       |
| SMIACT# | 0   | 5                       | Processor SMIACT# signal. Useful primarily in a single processor system as an extension to the 30-pin debug port definition. <i>Important: See Note 1</i> . |
| GND     |     | 4,8,10,15,              | Signal grounds. Pin 4 is unique in that it is sensed to determine if a target is attached.                                                                  |
|         |     | 17,22,29                | Important: See Note 0 for pin 29 special case.                                                                                                              |
| N/C     |     | 9,24,25,26<br>,27,28,30 | No Connects                                                                                                                                                 |

#### **Debug Port Signal Description**

The resistor values given are typical values. Actual values are dependent on the target layout.

Dir (Signal Direction) is relative to target board. O (Out) is from target to ITP port. I (In) is from ITP port to target.

The Debug Port connection is achieved by way of a 30-pin connector specified as an AMP 104068-3. The pinout and suggested circuitry are fully described in the 1994 edition of the *Pentium*® *Processor Family User's Manual, Volume 1: Data Book, chapter 31, Figures 31-2 through 31-5* from Intel Corporation.

### Note 0:

To indicate to American Arium equipment (ECM-55) that SMIACT# is present on pin 5 of a single processor system, connect pin 29 to 3.3v or 5v with a 1k ohm resistor (or less) and bypass to ground with a capacitor of .01 micro Farads or greater.

#### Note 1:

Simply connecting SMIACT# to pin 5 does not serve for dual processor systems. For implementation in a dual processor system, SMIACT# and D/P# must be bussed and an American Arium ECM-55 must be used with WinDb to monitor SMM entry and exit. Additional SMM logic must also be built such that SMM ENTRY is considered when either of the processors has control AND SMIACT# is asserted. SMM EXIT is considered when NEITHER processor is asserting SMIACT#. Regardless, American Arium can only guarantee SMM ENTRY and SMM EXIT breakpoints when using the American Arium POD-W54, TRC-55 or TAP-55 hardware interfaces.

#### Note 2:

The Joint Test Action Group (JTAG) bus for on-module testing is defined in "Test Access Port and Boundary-Scan Architecture, IEEE 1149.1-1990, 21 May 1990."

The following is a schematic of the Intel defined debug port. Note that SMIACT# is not on this schematic. American Arium recommends adding this connection to pin 5 of the debug port (see Note 1 above)





14281 Chambers Road Tustin, CA 92780 Voice: 714-731-1661 Fax: 714-731-6344 Web: <u>www.arium.com</u> E-mail: info@arium.com

Pentium is a registered trademark of the Intel Corporation. WinDb is a trademark of American Arium. Copyright© 1998, American Automation dba American Arium

American Arium Application Note -- Page 2